# **Learning Activity 3**

By Alex Clunan

ECE 4435 Computer Architecture & Design

February 24, 2025

#### 1 Problem Statement

Design and test an ALU that implements the following 32 bit functions in Fig 1:

| ALU<br>Control | Operation                                                                                                                               | Verilog<br>Operator |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 0000           | Addition: $Result = A + B$                                                                                                              | +                   |
| 0001           | Subtraction: $Result = A - B = A + \overline{B} + 1$ (2's comp.)                                                                        | - (SUB)<br>~ (NOT)  |
| 0010           | Bitwise AND: $Result = A AND B$                                                                                                         | &                   |
| 0011           | Bitwise OR: $Result = A \text{ OR } B$                                                                                                  |                     |
| 0100           | Bitwise XOR: $Result = A XOR B$                                                                                                         | ^                   |
| 0101           | Set Less Than: $Result = 1$ if $A < B$ else 0<br>$A < B \rightarrow A - B < 0 \Rightarrow Result = sum[31]$ XOR v, overflow flag        |                     |
| 0110           | Shift Left Logical: $Result = A \ll B[4:0]$                                                                                             | <<                  |
| 0111           | Shift Right Logical: $Result = A \gg B[4:0]$                                                                                            | >>                  |
| 1000           | Shift Right Arithmetic: $Result = A \gg B[4:0]$                                                                                         | >>>                 |
| 1001           | Set Less Than Unsigned: $Result = 1$ if $A < B$ else 0<br>$A < B \rightarrow A - B < 0 \Rightarrow Result = \sim cout$ , carry out flag |                     |

Fig 1. ALU Operations (from class slides)

The ALU should also generate zero, negative, carry out, and overflow flags. Then write assembly for the load\_register\_values function which loads the value of the name of the register into itself. I.e. r10 = 0xA after the function.

## 2 Analytical Design

The approach taken to design this ALU was to generate the value of each function, and then select the correct data path using the ALUcontrol signal and muxes. The ADD, SUBTRACT, AND, OR, XOR, SLL, SRL, SRA, and LESS THAN functions are all generated at the start of the data path. These are all fed into muxes that eventually output the result of the ALU. The inputs to the same muxes share similar bits in the lower part of the ALUcontrol signal. For example, the AND and OR functions have the same top bits, but the LSBs are different. Those signals were combined using a mux, and the rest of the signals were combined in a similar way. This resulted in the result output being set correctly.

Next, the flags were set. The flags are stored in a 4 bit vector with overflow, carry, negative, and zero flags in order from the MSB to the LSB. The zero flag is set by inverting the result and anding all the singular bits in that. The negative flag is set by checking if the MSB of the result is 1. The carry out flag is set by calculating if there is a carry in the add/subtract

module and then anding that output with certain bits of the ALUcontrol signal to check if an addition, subtraction, or comparison is running. The overflow flag also checks the ALUcontrol signal for the same value, and also checks for a few more values. A table showing the flag assignments is shown in Fig 2.

| Flag | Description                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| z    | z = 1 if $Result = 0$ else $z = 0$                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| n    | n = Result[31]                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| С    | $c=\mathrm{carry}$ out for addition, subtraction, and set less than operations else $0$                                                                                                                                                                                                                                                                                     |  |  |  |  |
| V    | Condition 1: Addition, subtraction, set less than operation  (ALUcontrol[3] ALUcontrol[2] ALUcontrol[1])   (ALUcontrol[3] ALUcontrol[1]ALUcontrol[0])    (ALUcontrol[2] ALUcontrol[1]ALUcontrol[0])                                                                                                                                                                         |  |  |  |  |
|      | Condition 2: A and Result have different signs: $A[31] \land sum[31]$ Condition 3: Overflow is possible. That is, A and B have the same sign for addition ( $ALUcontrol[0] = 0$ ). Or, A and B have opposite signs for subtraction ( $ALUcontrol[0] = 1$ ): $\overline{(A[31] \land B[31] \land ALUcontrol[0])}$ $\therefore v = Condition 1 \& Condition 2 \& Condition 3$ |  |  |  |  |

Fig 2. Flag Conditions (from class slides)

Finally, some assembly code was generated to test the load\_register\_values function. The code sets all usable registers to their respective values (i.e. r2 = 2) using the ALU instructions in Fig1. The code was tested in the RARs 1.6 RISC-V simulator.

#### 3 Numerical Verification

The ALU was tested using a non-exhaustive testbench. The testbench checked both the result and flag values, and outputted a message to the console for every test. The messages were generated using the assert function given in testbenches on previous assignments. The waveform is shown in Fig 3.



Fig 3. Waveform of Testbench Output

The console output that checks the expected versus actual output is shown in Fig 4.

```
# PASSED
                                                                                                           # ACTUAL 00000003
                                                     # ACTUAL ffffffff
 ACTUAL 00000003
                                                      # EXPECTED ffffffff
                                                                                                            EXPECTED 00000003
 EXPECTED 00000003
 TESTED SIGNAL NAME result
                                                     # TESTED SIGNAL NAME result
# INPUTS A = 1, B = 2
                                                                                                             TESTED SIGNAL NAME result
                                                                                                             INPUTS A = 2, B = 1
 INPUTS A = 2, B = 1
 DESCRIPTION test A+B
                                                      # DESCRIPTION test A-B, result is negative (n = 1) #
                                                                                                           # TIME 60
                                                      # PASSED
                                                                                                           # ACTUAL 0
 ACTUAL 0
                                                      # EXPECTED 2
 EXPECTED 0
                                                                                                           # EXPECTED 0
                                                       TESTED SIGNAL NAME flags
                                                                                                           # TESTED SIGNAL NAME flags
 TESTED SIGNAL NAME flags INPUTS A = 2, B = 1
                                                     # INPUTS A = 1, B = 2
# DESCRIPTION test A-B
                                                                                                           # DESCRIPTION test A|B
# TIME 60
 DESCRIPTION test A+B
 TIME 20
                                                                                                           # PASSED
 PASSED
 ACTUAL 00000001
                                                       ACTUAL 00000002
                                                                                                           # ACTUAL ffffffff
                                                       EXPECTED 00000002
 EXPECTED 00000001
                                                                                                           # EXPECTED ffffffff
 TESTED SIGNAL NAME result
                                                       TESTED SIGNAL NAME result
INPUTS A = -1, B = 2
                                                                                                           # TESTED SIGNAL NAME result
 INPUTS A = 2, B = 1

DESCRIPTION test A-B, result is positive (n = 0)
                                                                                                           # INPUTS A = 0x55555555, B = 0xaaaaaaaa
# DESCRIPTION test A^B
                                                        DESCRIPTION test A&B
                                                       TIME 50
                                                                                                           # TIME 70
                                                       PASSED
                                                      # ACTUAL 0
 ACTITAL 4
                                                                                                           # ACTUAL 2
                                                      # EXPECTED 0
 EXPECTED 4
                                                                                                           # EXPECTED 2
                                                     # TESTED SIGNAL NAME flags
# INPUTS A = -1, B = 2
# TESTED SIGNAL NAME flags
# INPUTS A = 2, B = 1
                                                                                                           # TESTED SIGNAL NAME flags
# INPUTS A = 0x55555555, B = 0xaaaaaaaa
                                                     # DESCRIPTION test AsB
  DESCRIPTION test A-B
                                                                                                           # DESCRIPTION test A^B
                                                     # TIME 50
# TIME 30
                                                                                                           # TIME 70
                                                                                             # PASSED
                                                 # ACTUAL aaaaaaaa
                                                                                             # ACTUAL ffffffff
                                                 # EXPECTED agagagaa
                                                                                             # EXPECTED ffffffff
                                                 # TESTED SIGNAL NAME result
                                                                                             # TESTED SIGNAL NAME result
                                                                                             # INPUTS A = 0xfffffffe, B = 1
# DESCRIPTION test shift arithmetic right
                                                  INPUTS A = 0x55555555, B = 1
                                                 # DESCRIPTION test shift logical left
# EXPECTED 00000001
                                                 # TIME 100
                                                                                              # TIME 120
# TIME 10
# PASSED
                                                 # ACTUAL 2
                                                                                              # ACTUAL 2
                                                   EXPECTED 2
                                                                                             # EXPECTED 2
                                                   TESTED SIGNAL NAME flags
                                                                                             # TESTED SIGNAL NAME flags
 ACTUAL 0
                                                 # INPUTS A = 0x55555555, B = 1
                                                                                             # INPUTS A = 0xfffffffe, B = 1
 EXPECTED 0
                                                 # DESCRIPTION SLL
 TESTED SIGNAL NAME flags
INPUTS A = 1, B = 2
DESCRIPTION less than A < B
                                                                                             # DESCRIPTION SAR
                                                                                             # TIME 120
                                                # PASSED
                                                                                             # PASSED
                                                 # ACTUAL 5ddddddd
                                                                                             # ACTUAL 00000001
                                                 # EXPECTED 5ddddddd
                                                                                             # EXPECTED 00000001
 ACTUAL 00000000
# TESTED SIGNAL NAME result
                                                                                             # TESTED SIGNAL NAME result
# INPUTS A = 0x7ffffffff, B = 0x80000000
                                                 # DESCRIPTION test shift logical right # DESCRIPTION test set less than for A < B (unsigned)
                                                                                             # TIME 130
PASSED
ACTUAL 9
EXPECTED 9
                                                # ACTUAL 0
# EXPECTED 0
                                                                                             # ACTUAL 8
                                                                                             # EXPECTED 8
 TESTED SIGNAL NAME flags
INPUTS A = 0x7fffffff, B = 0x80000000
DESCRIPTION less than A < B
                                                # TESTED SIGNAL NAME flags
                                                                                             # TESTED SIGNAL NAME flags
                                                # INPUTS A = 0x7ffffffff, B = 0x80000000
                                                # DESCRIPTION SLR
                                                                                             \sharp DESCRIPTION less than for A < B (unsigned)
                                                 # TIME 110
                                                                                             # TIME 130
# PASSED
# ACTUAL 00000000
# EXPECTED 00000000
# TESTED SIGNAL NAME result
# INPUTS A = 0x80000000, B =
# DESCRIPTION test set less than for A > B (unsigned)
# TIME 140
# PASSED
# ACTUAL d
# EXPECTED d
# TESTED SIGNAL NAME flags
# INPUTS A = 0x80000000, B = 0x7fffffff
# DESCRIPTION less than for A > B (unsigned)
# TTME 140
```

Fig 4. Console Output of Testbench Tests

These outputs show that for all the tests, all the results and flags match the expected values.

Next, the assembly program was tested. Fig 5 shows the status of the registers after all the values are set.

| Mana       | Niverbas | Value      |            |    |            |
|------------|----------|------------|------------|----|------------|
| Name       | Number   | Value      | a7         | 17 | 0x00000011 |
| zero       | 0        | 0x00000000 | s2         | 18 | 0x00000012 |
| ra         | 1        | 0x000001f8 | s3         | 19 | 0x00000013 |
| sp         | 2        | 0x00000002 | s4         | 20 | 0x00000014 |
| gp         | 3        | 0x00000003 | s5         |    |            |
| tp         | 4        | 0x00000004 |            | 21 | 0x00000015 |
| t0         | 5        | 0x00000005 | s6         | 22 | 0x00000016 |
| tl         | 6        | 0x00000006 | <u>s7</u>  | 23 | 0x00000017 |
| t2         | 7        | 0x00000007 | <b>s</b> 8 | 24 | 0x00000018 |
| s0         | 8        | 0x00000008 | <b>s</b> 9 | 25 | 0x00000019 |
| sl         | 9        | 0x00000009 | s10        | 26 | 0x0000001a |
| <b>a</b> 0 | 10       | 0x0000000a | s11        | 27 | 0x0000001b |
| al         | 11       | 0x0000000b | t3         | 28 | 0x0000001c |
| a2         | 12       | 0x0000000c |            |    |            |
| a3         | 13       | 0x0000000d | t4         | 29 | 0x0000001d |
| a4         | 14       | 0x0000000e | t5         | 30 | 0x0000001e |
| a5         | 15       | 0x0000000f | t6         | 31 | 0x0000001f |
| a6         | 16       | 0x00000010 | pc         |    | 0x000000e8 |

Fig 5. Registers x0 - x31 Loaded with their Respective Register Numbers

These show that all the registers have their respective numbers loaded in which verifies the program.

## 4 Summary

The requirement for this assignment was to design an ALU with designated functions and flags, and to generate assembly code to test those functions.

The logic functions for the ALU were created, and then were connected to the output using a series of muxes. The flags were generated using combinatorial logic based on certain logical values. Finally assembly was created to test these functions using the RISC-V instruction set. "The circuit was implemented using Verilog, a hardware implementation was synthesized from the Verilog implementation, and finally the design was verified numerically to confirm that the specified digital circuit design solution satisfies the problem requirements." (from Example Submission for learning activity 0)